Chipset Power Architect, Devices and Services, Silicon

Mountain View, California


Employer: Google
Industry: Hardware Engineering
Salary: Competitive
Job type: Full-Time

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering or equivalent practical experience.
  • 8 years of experience in power management or low power design/methodology.
  • Experience with low power architecture and power optimization techniques (e.g., multi Vth/power/voltage domain design, clock gating, power gating, Dynamic Voltage Frequency Scaling (DVFS, AVS)).
  • Experience with full product delivery cycle (e.g., definition, architecture, design and implementation, testing, productization).


Preferred qualifications:

  • Master's degree or PhD in Electronics or Computer Engineering/Science, with an emphasis on computer architecture, performance and power analysis.
  • Experience with SoC power modeling and analysis.
  • Knowledge of ASIC design flows.
  • Excellent written and verbal communication skills, with the ability to work across cross-functional teams to drive consensus and influence product decisions.


About the job

Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

The US base salary range for this full-time position is $177,000-$266,000 bonus equity benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google .

Responsibilities

  • Lead the definition of power requirements for Tensor mobile SoCs to optimize Power-Performance-Area (PPA) under peak current and thermal constraints.
  • Define power Key Performance Indicators and SoC/IP-level power goals, and lead cross-functional architecture, design, implementation and software teams to achieve power goals in volume production.
  • Model system on a chip (SoC) and IP-level power and perform power rollups.
  • Propose and drive power optimizations throughout the design process from concept to mass productization.
  • Drive power-performance trade-off analysis for engineering reviews and product roadmap decisions and represent status of SoC power to leadership team.

Created: 2024-08-27
Reference: 115630682109027014
Country: United States
State: California
City: Mountain View


Similar jobs: