Technical Lead, Silicon SoC Design

Mountain View, California


Employer: Google
Industry: Hardware Engineering
Salary: Competitive
Job type: Full-Time

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 10 years of experience with IP development or SoC integration.
  • 8 years of experience with digital logic design principles, RTL design concepts, and languages such as Verilog or SystemVerilog.
  • 4 years of experience in people management, developing employees.
  • Experience with logic synthesis techniques to optimize RTL code, performance and power as well as low-power design techniques.


Preferred qualifications:

  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science.
  • Experience with ASIC design methodologies for clock domain checks, reset checks and low power design.
  • Experience with FPGAs and emulation platforms.
  • Experience with high performance and low-power design techniques.
  • Experience with ASIC Verification, DFT, synthesis, STA, or Physical Design.
  • Knowledge in Processor Cores, Buses/Fabric/NoC, Debug/Trace, Interrupts, or Clocks/Reset.


About the job

Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

The US base salary range for this full-time position is $177,000-$266,000 bonus equity benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google .

Responsibilities

  • Lead and manage a team of RTL Design engineers performing tasks related to IP development or SOC Design.
  • Provide technical leadership to engineers and model best design practices (e.g., micro-architecture specifications, design reviews, code reviews, design methodology, etc.).
  • Manage design related activity and overall be the design site-lead for the project.
  • Participate with architecture and system design teams in architecture definition, area estimation, power optimization, and performance enhancements.
  • Work with the multi-site cross-functional teams (e.g., Verification, Design for Test, Physical Design and Software) to make design decisions and represent project status throughout the development process.

Created: 2024-06-28
Reference: 141998596386890438
Country: United States
State: California
City: Mountain View


Similar jobs: