Design Verification Engineer
Santa Clara Valley (Cupertino), California
Summary
Imagine what you could do here at Apple! New ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Do you love working on challenges that no one has solved yet? Bring passion and dedication to your career, and there's no telling what you could accomplish.
Our Display Technologies Engineering team is working on the next generation of groundbreaking products using best in class tools, flows and methodologies. Come join our team and be a part of the excitement!
Key Qualifications
Professional coding skills in Verilog or SystemVerilog
Sophisticated knowledge of standard ASIC design and verification flows including RTL design, simulation and testbench development, coverage analysis and constrained random testing
Advanced knowledge of HVL methodology like UVM/OVM is a big plus
Experience with SystemVerilog Assertion (SVA)
Experience writing scripts in languages such as Perl or Python is a plus
Experience with Formal Verification is a plus
Description
As part of the verification team supporting Apple's Display Technologies portfolio for the next-generation of Apple products, you will work closely with Design and Architecture teams to review specifications and architecture, extract features and define verification plan including the coverage model. You will then execute on this plan through testbench development, directed/constrained random test generation, assertion-based verification, failure analysis and resolution, and coverage analysis and closure. You will run RTL and gate level functional simulations. You will also support mixed-signal co-simulation using Verilog models of analog IP, and develop testbench, test cases, reference model, coverage model and automation of regression suite. You will also have the opportunity to enhance the team's methodology and flows.
Education & Experience
BS and 10+ years of relevant experience required.
Imagine what you could do here at Apple! New ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Do you love working on challenges that no one has solved yet? Bring passion and dedication to your career, and there's no telling what you could accomplish.
Our Display Technologies Engineering team is working on the next generation of groundbreaking products using best in class tools, flows and methodologies. Come join our team and be a part of the excitement!
Key Qualifications
Professional coding skills in Verilog or SystemVerilog
Sophisticated knowledge of standard ASIC design and verification flows including RTL design, simulation and testbench development, coverage analysis and constrained random testing
Advanced knowledge of HVL methodology like UVM/OVM is a big plus
Experience with SystemVerilog Assertion (SVA)
Experience writing scripts in languages such as Perl or Python is a plus
Experience with Formal Verification is a plus
Description
As part of the verification team supporting Apple's Display Technologies portfolio for the next-generation of Apple products, you will work closely with Design and Architecture teams to review specifications and architecture, extract features and define verification plan including the coverage model. You will then execute on this plan through testbench development, directed/constrained random test generation, assertion-based verification, failure analysis and resolution, and coverage analysis and closure. You will run RTL and gate level functional simulations. You will also support mixed-signal co-simulation using Verilog models of analog IP, and develop testbench, test cases, reference model, coverage model and automation of regression suite. You will also have the opportunity to enhance the team's methodology and flows.
Education & Experience
BS and 10+ years of relevant experience required.
Created: 2024-09-14
Reference: 200460745
Country: United States
State: California
City: Santa Clara Valley (Cupertino)
About Apple
Founded in: 1976
Number of Employees: 154000
Website: https://www.apple.com/
Career site: https://www.apple.com/careers/us/
Wikipedia: https://en.wikipedia.org/wiki/Apple_Inc.
Instagram: https://www.instagram.com/apple/
LinkedIn: https://www.linkedin.com/company/apple
Similar jobs:
-
Sr. PHY Design Verification Engineer
Apple in Sunnyvale, California -
CPU DFT Verification Engineer
Apple in Santa Clara, California -
Design Verification Engineer
Apple in Cupertino, California -
Principal Design Verification Engineer
Microsoft in Mountain View, California💸 $133600 per year -
Wireless SoC Design Verification Engineer
Apple in Sunnyvale, California -
Design Verification Engineer
Apple in San Diego, California -
ASIC Design Verification Engineer, Project Kuiper
Amazon in San Diego, California💸 $129800 per year -
Processor Power Management Verification Engineer
Apple in Santa Clara, California -
Wireless Design Verification Engineer
Apple in Sunnyvale, California -
Wireless Design Verification Engineer
Apple in Sunnyvale, California -
CPU Memory Subsystem Verification Engineer
Apple in Santa Clara, California -
SOC Verification Engineer
Apple in San Diego, California -
Emulation Verification Engineer
Apple in Santa Clara Valley (Cupertino), California -
ASIC Design Verification Engineer, Silicon
Google in Mountain View, California -
Graphics Design Verification Engineer
Apple in Santa Clara, California -
CPU Processor Performance Verification Engineer
Apple in Santa Clara, California -
Wireless MAC Design Verification Engineer
Apple in Santa Clara Valley (Cupertino), California -
ASIC Design Verification Engineer, Project Kuiper
Amazon in San Diego, California💸 $129800 per year -
CPU Design Verification Engineer
Apple in Santa Clara, California -
Wireless SoC Design Verification Engineer
Apple in Santa Clara Valley (Cupertino), California